# An Optimized PCB High Frequency Parasitic Parameter Elimination Method for GaN Based Driving Circuit

Yuxuan Chen School of Electrical Engineering Xi'an Jiaotong University Xi'an, China cyx1998@stu.xjtu.edu.cn

Daoxin Tong
School of Electrical Engineering
Xi'an Jiaotong University
Xi'an, China
tdx0mail@stu.xjtu.edu.cn

Abstract—In this paper, the switching oscillations of GaN power devices can be predicted accurately by Ansys Q3D high frequency parameter simulation. A ringing optimization method for GaN-Based Driving Circuit is proved to be feasible on the half-bridge standard boards with high switching frequency and low input voltage. And will be used for high frequency hard switching scenarios.

Keywords—switching oscillation, GaN-based driver circuit, parasitic parameter optimization, buck converter

# I. INTRODUCTION

In order to meet the increasing demand of high frequency, high voltage, and high density in power converter designs, wide bandgap (WBG) power devices are gradually considered more promising [1]-[2]. Due to the lower on-state resistance and lower gate charge, GaN HEMTs have smaller on-state and switching losses and also have faster switching speed than silicon devices.[3] However, the switching oscillations which are induced by high-frequency switching can bring about serious negative effects, such as electromagnetic interference (EMI) which may interfere with system operation, voltage overshoots which may destroy the devices, and additional power losses which will decrease converter efficiency and increase operating temperature [4]-[5]. And at the same time, the switching oscillations also bring new challenges to the reliability of power converters, because of the stricter gate drive voltage range of GaN devices.

Using turn-on and turn-off gate resistors is a commonly used method of reducing switching oscillations. However, it is sometimes difficult to achieve the desired effect by simply using driver resistors, for the gate resistances will limit the switching frequency and can do little help to the switch oscillation from drain to source of devices [5]. It needs some other methods as supplementary simultaneously, include RC snubber circuit [6], active gate driver [7], and optimizing PCB layout for instance.[8]-[9]

In this paper, a method of predicting oscillations based on parasitic parameters extracted by Ansys Q3D is proposed. A method of reducing switching oscillations is proposed.

Wenjie Chen
School of Electrical Engineering
Xi'an Jiaotong University
Xi'an, China
cwj@mail.xjtu.edu.cn

Xu Yang School of Electrical Engineering Xi'an Jiaotong University Xi'an, China yangxu@mail.xjtu.edu.cn

#### II. MAIN CAUSES FOR SWITCHING OSCILLATIONS

# A. The scenario to be applied

This optimization is going to use in a hard-switched GaN-based buck converter as shown in Fig. 1. Its switching frequency is 1MHz, and its input voltage range is 0-30V.



Fig. 1. Circuit schematic of buck converter.

### B. Main causes for switching oscillation

For the buck converter, the main parasitic parameters are shown in the Fig. 2. The high dv/dt on  $C_{gd}$  and the high di/dt on  $L_s$  may lead to a high  $V_{gs}$ . The output capacitor of switch  $C_{oss}$  may resonate with the power loop parasitic inductor  $L_{line}$  to give a parasitic ringing. Both the different structures and packages of devices and the different PCB layout can bring different parasitic parameters which can influence the value of dv/dt and di/dt to affect the switching oscillations.[10]



 $Fig.\ 2.\ \ Main\ parasitic\ parameters\ of\ LLC\ converter.$ 

# III. SWITCHING OSCILLATIONS PREDICTION BASED ON PCB HIGH FREQUENCY PARASITIC PARAMETERS

In order to predict and optimize the switching oscillations more conveniently, a half-bridge GaN based driving circuit standard board with high switching frequency and low input voltage has been made. The standard board will work at 1MHz, and the input voltage will be 5V.

Fig. 3 shows the PCB layout of the 1.0Version standard board. Its parasitic parameters at 1MHz which are shown in TABLE I. can be extracted by Ansys Q3D.



Fig. 3. PCB layout of the 1.0Version standard board.

TABLE I. PARASITIC PARAMETERS OF 1.0VERSION STANDARD BOARD AT 1MHZ

| Name          | Value   | Name             | Value   |
|---------------|---------|------------------|---------|
| $C_{\rm pp1}$ | 5.78 pF | $L_{g}$          | 1.76 nH |
| $C_{pp2}$     | 3.94 pF | $L_{ m d}$       | 0.83 nH |
| $C_{ m gs}$   | 589 pF  | $L_{\mathrm{s}}$ | 0.78 nH |
| $C_{ m gd}$   | 11 pF   | $L_{ m line1}$   | 3.77 nH |
| $C_{ m ds}$   | 300 pF  | $L_{ m line2}$   | 6.14 nH |

After extracting its parasitic parameters at 1 MHz by Ansys Q3D, the time domain waveform of  $V_{\rm ds1}$  (green line),  $V_{\rm ds2}$  (blue line) and  $V_{\rm (COM,COMC)}$  (red line) can be simulated by LTspice as Fig. 4(a). The frequency domain waveform is shown in Fig. 4(b) and the unit of ordinate is  $\mu V$ . The corresponding experimental verification will be shown in Section V.

# IV. METHOD OF RINGING OPTIMIZATION FOR STANDARD BOARD PCB DESIGN

## A. PCB dielectric layer thickness

For 1.0Version standard board, three different thicknesses of PCB dielectric layer from 1.0mm to 2.0mm were simulated, to find the relationship between PCB dielectric layer thickness and switching oscillation. TABLE II. shows the variation of parasitic parameters with PCB dielectric layer thickness.

As the PCB dielectric layer thickens, the parasitic inductance of VIAs and PADs increase, but the parasitic capacitance between the copper foil and the ground decreases accordingly.

Fig. 5 shows the time domain waveform and frequency domain waveform of 1.0mm dielectric layer, Fig. 6 shows the waveforms of 2.0mm dielectric layer, and the 1.6mm one has been shown in Fig. 4. And just like before, green line means

 $V_{\rm ds1}$ , blue line means  $V_{\rm ds2}$  and red line means  $V_{\rm (COM,COMC)}$ .





Fig. 4. Simulation results of 1.0Version standard board with 1.6mm dielectric layer.

TABLE II. PARASITIC PARAMETERS OF 1.0 VERSION STANDARD BOARD OF VARIOUS THICKNESS AT 1 MHZ

| Name           | 1.0mm   | 1.6mm   | 2.0mm   |
|----------------|---------|---------|---------|
| $C_{\rm pp1}$  | 7.84 pF | 5.78 pF | 4.96 pF |
| $C_{\rm pp2}$  | 5.11 pF | 3.94 pF | 3.44 pF |
| $L_{ m g}$     | 1.40 nH | 1.76 nH | 1.56 nH |
| $L_{ m d}$     | 0.68 nH | 0.83 nH | 0.74 nH |
| $L_{\rm s}$    | 0.72 nH | 0.78 nH | 0.82 nH |
| $L_{ m line1}$ | 3.33 nH | 3.77 nH | 3.57 nH |
| $L_{ m line2}$ | 5.35 nH | 5.42 nH | 5.48 nH |

When the VIAs and PADs in the loop are small and the number of them is large, the thinner dielectric layer should be selected on the premise of meeting the insulation requirements. Due to the small number of VIAs and PADs in the 1.0Version standard board, the frequency of the switching oscillation is higher and the total duration of oscillation is shorter when the dielectric layer is thicker. However, the amplitude of switching oscillation doesn't change much when the thickness of the dielectric layer changes.

# B. Device package and loop area

Through parameter scanning simulations of the loop, it can be found that the oscillation frequency can be increased and amplitude of switching oscillation can be reduced, when the loop parasitic parameters are reduced.

Resistors and capacitors in smaller packages generally have better high frequency characteristics and can also reduce the loop area and the loop parasitic parameters. To optimize the parasitic parameters of standard board, here comes the 2.0Version which changes all packages of resistances and

capacitances from 0805 to 0402. In 2.0Version standard board, shown in Fig. 7, the driver loop area is greatly reduced, the power loop area is also optimized, and the RC snubber circuit is reserved for further optimization.



Fig. 5. Simulation results of 1.0Version standard board with 1.0mm dielectric laver.



Fig. 6. Simulation results of  $1.0 \mathrm{Version}$  standard board with  $2.0 \mathrm{mm}$  dielectric layer.



Fig. 7. PCB layout of the 2.0Version standard board.

The parasitic parameters of 2.0Version standard board at 1MHz which were extracted by Ansys Q3D are shown in TABLE III. .

TABLE III. PARASITIC PARAMETERS OF 2.0 Version standard board at 1 MHz

| Name              | Value   | Name           | Value   |
|-------------------|---------|----------------|---------|
| $C_{pp1}$         | 5.64 pF | $L_{ m g}$     | 1.23 nH |
| $C_{pp2}$         | 3.49 pF | $L_{ m d}$     | 0.58 nH |
| $C_{\mathrm{gs}}$ | 589 pF  | $L_{\rm s}$    | 0.61 nH |
| $C_{ m gd}$       | 11 pF   | $L_{ m line1}$ | 2.77 nH |
| $C_{ m ds}$       | 300 pF  | $L_{ m line2}$ | 5.72 nH |

In order to distinguish whether there are RC snubber circuits on the standard board, 2.2Version is used for those with RC snubber circuits and 2.1Version for those without. The simulation results of 2.1Version are shown in Fig. 8.





Fig. 8. Simulation results of  $2.1 \mbox{Version}$  standard board (without RC snubber).

## C. RC snubber circuit

Another method to optimize loop parameters to eliminate switching oscillation is using the RC snubber circuit.

The function of resistor  $R_{\rm snub}$  is to generate damping and absorb the resonant energy of the switching oscillation. The function of capacitor  $C_{\rm snub}$  is to provide energy channel for  $R_{\rm snub}$  to absorb, and the capacitance of  $C_{\rm snub}$  determines the degree of absorption, which is related to the amplitude of the switching oscillation.

In order to select appropriate  $R_{\rm snub}$  and  $C_{\rm snub}$  values to make the RC snubber circuit have good suppression effect and low loss at the same time, Fig. 9 and Fig. 10 respectively compare the loss and suppression effect of RC snubber circuit under several groups of different parameters.

By comparison, it can be found that when the snubber capacitance  $C_{\rm snub}$  is greater than 3nF, the elimination of oscillation amplitude is not so effective by increasing the capacitance further. Therefore, 3nF is chosen as the value of  $C_{\rm snub}$ . If the value of  $R_{\rm snub}$  is smaller, the oscillation duration will be longer, and if the value of  $R_{\rm snub}$  is larger, the loss will increase. Therefore, choose  $2.2\Omega$  as the value of  $R_{\rm snub}$ .

Select the RC snubber capacitance as 3nF, resistance as  $2.2\Omega$ . [6] The simulation results of 2.2Version are shown in Fig. 11.



(a) The loss of RC snubber circuit.



(b) The amplitude of switching oscillation.

Fig. 9. Snubber resistance  $R_{\rm snub}$  is 1, 1.5, 2.2, 3 and 5  $\Omega$ , when  $C_{\rm snub}$  is 3 nF.



(a) The loss of RC snubber circuit.



(b) The amplitude of switching oscillation.

Fig. 10. Snubber capacitance  $C_{\text{snub}}$  is 1, 2, 3, 4 and 5 nF, when  $R_{\text{snub}}$  is 2.2 $\Omega$ .





Fig. 11. Simulation results of 2.2Version standard board (with RC snubber).

# V. EXPERIMENTAL VERIFICATION

### A. Experimental results of standard board

The photo of standard board prototype is shown as Fig. 12. The experimental results of standard boards are shown in Fig.

13. Due to the similar oscillation characteristics of  $V_{\rm ds1}$ ,  $V_{\rm ds2}$  and  $V_{\rm (COM,COMC)}$ , only the waveforms of  $V_{\rm ds2}$  are shown.

It can be observed from the experimental waveform in Fig. 13 that the oscillation amplitude, oscillation frequency and oscillation time of the actual measured  $V_{\rm ds1}$  are almost the same with which were predicted by simulation. The validity of the simulation prediction is verified, which provides a method for forward design of switching oscillation optimization.



Fig. 12. Standard board prototype. From top to bottom: 1.0Version, 2.1Version, 2.2Version.





(b) 2.1 Version



(c) 2.2 Version

Fig. 13. Experimental  $V_{\rm ds2}$  of standard boards.

And at the same time, the experimental results also prove the feasibility of several elimination method for GaN based driving circuit in the Section IV.

# B. GaN-based buck prototype

The photo of buck prototype is shown as Fig. 14.



Fig. 14. Photo of buck prototype.

Using the half-bridge standard boards of different version on the prototype shown in the Fig. 14, the drain to source voltage of GaN HEMT can be measured, and its waveform is shown in Fig. 15. By FFT analysis of the time domain waveform obtained from the experiment, the frequency domain waveform of  $V_{\rm ds2}$  can be obtained as shown in Fig. 16.

It can be observed from the time domain and frequency domain waveforms that the optimization methods proposed in this paper are feasible on the elimination of the parasitic parameter and switching oscillation of the high-frequency hard-switching converter.



(a) 1.0Version



(b) 2.1 Version



Fig. 15. Experimental  $V_{\rm ds2}$  of buck prototype.



Fig. 16. Frequency domain waveform of Experimental  $V_{\rm ds2}$  of buck prototype.

# VI. CONCLUSION

The predicted switching oscillations of GaN power devices by Ansys Q3D high frequency parameter simulation are consistent with the experimental results. To optimize the thickness of PCB dielectric layer, the number of VIAs and PADs in PCB should be considered. Using smaller packages

of resistances and capacitances can effectively optimize the high frequency characteristics of the PCB, and optimizing the PCB loop area can effectively reduce switching oscillations of GaN based driving circuit. Adding an appropriate RC snubber circuit can eliminate the switching oscillations without adding too much loss.

#### REFERENCES

- [1] E. A. Jones, F. F. Wang and D. Costinett, "Review of Commercial GaN Power Devices and GaN-Based Converter Design Challenges," in IEEE Journal of Emerging and Selected Topics in Power Electronics, vol. 4, no. 3, pp. 707-719, Sept. 2016, doi: 10.1109/JESTPE.2016.2582685.
- [2] He Li, Chengcheng Yao, Lixing Fu, Xuan Zhang and Jin Wang, "Evaluations and applications of GaN HEMTs for power electronics," 2016 IEEE 8th International Power Electronics and Motion Control Conference (IPEMC-ECCE Asia), 2016, pp. 563-569, doi: 10.1109/IPEMC.2016.7512348.
- [3] Ikeda, Jiang Li and Yoshida, "Normally-off operation power AlGaN/GaN HFET," 2004 Proceedings of the 16th International Symposium on Power Semiconductor Devices and ICs, 2004, pp. 369-372, doi: 10.1109/WCT.2004.240214.
- [4] T. Liu, T. T. Y. Wong and Z. J. Shen, "A Survey on Switching Oscillations in Power Converters," in IEEE Journal of Emerging and Selected Topics in Power Electronics, vol. 8, no. 1, pp. 893-908, March 2020, doi: 10.1109/JESTPE.2019.2897764.
- [5] X. Zhang, G. Sheh, I. H. Ji and S. Banerjee, "In Depth Analysis of Driving Loss and Driving Power Supply Structure for SiC MOSFETs," 2019 IEEE Applied Power Electronics Conference and Exposition (APEC), Anaheim, CA, USA, 2019, pp. 965-971, doi: 10.1109/APEC.2019.8722272.
- [6] A. C. Moreira, D. Cesar Piccoli, J. C. Lopes de Oliveira, L. Fernando Henning and R. J. Piontkewicz, "Comparative study of RC snubber configurations in switching circuits," 2019 IEEE 15th Brazilian Power Electronics Conference and 5th IEEE Southern Power Electronics Conference (COBEP/SPEC), Santos, Brazil, 2019, pp. 1-6, doi: 10.1109/COBEP/SPEC44138.2019.9065774.
- [7] H. C. P. Dymond et al., "A 6.7-GHz Active Gate Driver for GaN FETs to Combat Overshoot, Ringing, and EMI," in IEEE Transactions on Power Electronics, vol. 33, no. 1, pp. 581-594, Jan. 2018, doi: 10.1109/TPEL.2017.2669879.
- [8] J. Lu, H. Bai, A. Brown, M. McAmmond, D. Chen and J. Styles, "Design consideration of gate driver circuits and PCB parasitic parameters of paralleled E-mode GaN HEMTs in zero-voltageswitching applications," 2016 IEEE Applied Power Electronics Conference and Exposition (APEC), 2016, pp. 529-535, doi: 10.1109/APEC.2016.7467923.
- [9] Y. Xi, M. Chen, K. Nielson and R. Bell, "Optimization of the drive circuit for enhancement mode power GaN FETs in DC-DC converters," 2012 Twenty-Seventh Annual IEEE Applied Power Electronics Conference and Exposition (APEC), 2012, pp. 2467-2471, doi: 10.1109/APEC.2012.6166168.
- [10] J. Chen, X. Du, Q. Luo, X. Zhang, P. Sun and L. Zhou, "A Review of Switching Oscillations of Wide Bandgap Semiconductor Devices," in IEEE Transactions on Power Electronics, vol. 35, no. 12, pp. 13182-13199, Dec. 2020, doi: 10.1109/TPEL.2020.2995778.